# Midterm Review

# David Kirby

# October 27, 2021

# Contents

| 1 | $\operatorname{Per}$ | formance: Metrics & Enhancement Techniques                                                           |
|---|----------------------|------------------------------------------------------------------------------------------------------|
|   | 1.1                  | Factors affecting execution time?                                                                    |
|   | 1.2                  | Challenges on performance enhancement                                                                |
|   |                      | 1.2.1 Reduction of clock cycle time (T) / increase clock frequency                                   |
|   |                      | 1.2.2 Reduction of instruction count (IC)                                                            |
|   |                      | 1.2.3 Reduction of cycle per instruction (CPI)                                                       |
|   | 1.3                  | Performance Speedup                                                                                  |
|   |                      | 1.3.1 Case 1: speedup of computer <sub>A</sub> over computer <sub>B</sub> can be computed as $\dots$ |
|   |                      | 1.3.2 Case 2: speedup achieved due to enhancement can be computed as                                 |
|   | 1.4                  | Amdahl's law                                                                                         |
| 2 | Pov                  | ver and Energy                                                                                       |
|   |                      | 2.0.1 They are NOT the same metric                                                                   |
|   |                      | 2.0.2 Energy per task is better metric for efficiency                                                |
|   | 2.1                  | Power: We do care                                                                                    |
|   |                      | 2.1.1 Power limitations                                                                              |
|   |                      | 2.1.2 Thermal Design Power (TDP)                                                                     |
|   | 2.2                  | Energy Consumption in CMOS                                                                           |
|   |                      | 2.2.1 Dynamic vs. Static                                                                             |
|   |                      | 2.2.2 Dynamic energy                                                                                 |
|   |                      | 2.2.3 Dynamic power                                                                                  |
|   |                      | 2.2.4 Static power                                                                                   |
|   | 2.3                  | Power Observations                                                                                   |
| 3 | Me                   | mory Hierarchy                                                                                       |
|   | 3.1                  | Cache miss rate: a measure of the benefits of different cache organizations                          |
|   | 3.2                  | Average memory access time: better measure of cache organization                                     |
|   | 3.3                  | Mitigation of misses                                                                                 |
|   | 3.4                  | Reducing the miss penalty                                                                            |
|   | 3.5                  | Multi-level caches                                                                                   |
|   | 3.6                  | Miss rate for L2                                                                                     |
|   |                      | 3.6.1 Local miss rate                                                                                |
|   |                      | 3.6.2 Global miss rate                                                                               |
|   | 3.7                  | Techniques that reduce Miss Rates                                                                    |
|   | 3.8                  | Write buffers to improve memory performance                                                          |

| Mo  | ck Exam                                                                             | 10 |
|-----|-------------------------------------------------------------------------------------|----|
| 4.1 | A designed 5-stage pipelined processor and synthesized it for a 45nm process tech-  |    |
|     | nology node with a target clock rate of 1GHz. During power analysis, the processor  |    |
|     | is at the target clock rate with a supply voltage of 1.0V. The processor draws 70mW |    |
|     | of dynamic power and 10mW of static power                                           | 10 |
| 4.2 | MTTF – Assume a cluster has 500 computers, each of them with a MTTF of 25           |    |
|     | days, and the failures follow an exponential distribution and are independent       | 12 |
| 4.3 | Cache misses                                                                        | 13 |
| 4.4 | Write buffers used in the memory hierarchy                                          | 13 |
|     | <ul><li>4.1</li><li>4.2</li><li>4.3</li></ul>                                       |    |

## 1 Performance: Metrics & Enhancement Techniques

## 1.1 Factors affecting execution time?

Execution Time = 
$$IC \times CPI \times T$$
 (1)

- Instruction count (IC): Application/program; ISA.
- Clock per instruction (CPI): ISA; Datapath design; Parallel and pipeline HW design.
- Clock period (T): Semiconductor technology; Datapath design and implementation.
- Decrease in one may lead to increase in other two.

#### 1.2 Challenges on performance enhancement

#### 1.2.1 Reduction of clock cycle time (T) / increase clock frequency

- Power consumption increases with increase in clock frequency.
- Memory operations take longer than a clock period → memory-wall problem (memory is relatively slower than CPU, CPU waits for data/instructions).

#### 1.2.2 Reduction of instruction count (IC)

- More complex instructions.
- Multi-issue processor: VLIW<sup>1</sup>/superscalar, SIMD<sup>2</sup>, vector processor.

#### 1.2.3 Reduction of cycle per instruction (CPI)

- Instruction pipelining: Pipeline datapath
- Multi-issue processor: VLIW/superscalar processor

### 1.3 Performance Speedup

## 1.3.1 Case 1: speedup of computer<sub>A</sub> over computer<sub>B</sub> can be computed as

$$speedup = \frac{perf_A}{perf_B}$$
 (2)

$$speedup = \frac{time_B}{time_A}$$
 (3)

<sup>&</sup>lt;sup>1</sup>Very long instruction word

<sup>&</sup>lt;sup>2</sup>Single instruction, multiple data

#### 1.3.2 Case 2: speedup achieved due to enhancement can be computed as

$$speedup = \frac{T_{unenhanced}}{T_{enhanced}} \tag{4}$$

$$= \frac{T_{\text{original}}}{T_{\text{enhanced}}} \tag{5}$$

**Examples:** If fraction E of the program is enhanced by a factor of S in an enhanced machine, then determine the speedup of enhanced machine over the machine before enhancement (original machine). What is the maximum speedup for a given E if S can be any value greater than or equal to 1?

Fraction U = (1 - E) of the program is not enhanced. If T is execution time of program in unenhanced (original) machine:

Time required for the execution of unenhanced fraction = 
$$T \times (1 - E)$$
 (6)

Time required for the execution of enhanced fraction = 
$$\frac{(T \times E)}{S}$$
 (7)

Total execution time in the enhanced machine =

$$T' = \left[T \times (1 - E)\right] + \left[\frac{(T \times E)}{S}\right]$$

$$= T \times \left[(1 - E) + \frac{E}{S}\right]$$

$$= T \times \left[1 - \frac{E \times (S - 1)}{S}\right]$$
(8)

\*\*\* (check: if S = 1 then T' = T)

speedup = 
$$\frac{T}{T'}$$
  
=  $\frac{1}{(1-E) + \frac{E}{S}}$  (9)

#### 1.4 Amdahl's law

- The performance improvement to be gained from using some faster mode of execution is limited by the fraction of the time the faster mode can be used.
- If fraction (1-E) of application cannot be enhanced for parallel implementation, then speedup is limited by a factor of  $\frac{1}{(1-E)}$ , even if the rest of the application is infinitely sped up, and involve infinitesimal time for the computation.
- Amdahl's law defines the speedup that can be gained by using a particular feature. What is the speedup? (see Equation (9))
- Amdahl's law gives us a quick way to find the speedup from some enhancement, which depends on two factors:

- The fraction of the computation time in the original computer that can be converted to take advantage of the enhancement.
- The improvement gained by the enhanced execution mode, that is, how much faster the task would run if the enhanced mode were used for the entire program.

$$speedup_{max} = \lim_{S \to \infty} \frac{1}{(1 - E)}$$
 (10)

## 2 Power and Energy

### 2.0.1 They are NOT the same metric

- Energy is measured in Joules (J)
- Power is J/s

#### 2.0.2 Energy per task is better metric for efficiency

- Relate to battery life in personal mobility device (PMDs)
- Reduce energy bills in WSC
- If processor A consumes  $2 \times$  the power as processor B but complete the same task in one-fourth the time, there is a  $2 \times$  gain in energy efficiency

#### 2.1 Power: We do care

#### 2.1.1 Power limitations

- Must get power into the IC and distribute it
- And out in the form of heat, e.g., a 2.25cm<sup>2</sup> die could consume 100W

#### 2.1.2 Thermal Design Power (TDP)

- Characterizes sustained power consumption
- Used as target for power supply and cooling system
- Lower than peak power  $(1.5 \times \text{ is typical})$
- Must be higher than average

#### 2.2 Energy Consumption in CMOS

#### 2.2.1 Dynamic vs. Static

- Dynamic: switching of transistors and clock
- Static: current leakage through imperfect transistors

#### 2.2.2 Dynamic energy

- Consider transistor switching from  $0\rightarrow 1$  or  $1\rightarrow 0$
- A transistor gate looks like a capacitor
- Energy in a capacitor is  $\frac{1}{2} \times C \times V^2$

#### 2.2.3 Dynamic power

$$P_{\text{dynamic}} = \frac{1}{2} \times C \times V^2 \times \alpha \times f \tag{11}$$

\*\*\* Where  $\alpha$  is activity factor to account switch/clock cycle

#### 2.2.4 Static power

$$P_{\text{static}} = V \times I_{\text{leakage}} \tag{12}$$

\*\*\* Where  $I_{leakage}$  depends on the # of transistors & their leakage

#### 2.3 Power Observations

- Dynamic power is linearly related to the clock rate and capacitance but quadratically related to voltage.
- Static power is linearly related to leakage current and voltage.
- Dennard's scaling implied that C and V of each transistor would scale down as density and f go up.
- Lower f reduces power but not energy per task! Why?
- Significant power savings can be achieved by reducing V. How do we do that?
  - Before Dennard's scaling, moving to a new tech node would get us a lower voltage.
  - Now, slowing f down allows V to be lower. Why?
  - This technique is called Dynamic Voltage Frequency Scaling (DVFS)
- Clock gating
  - Turn off the clock of the portions of unused logic
  - The clock network consumes a significant amount of power
  - Eliminates dynamic power for unused logic
  - Static power is still an issue
- Power gating
  - Turn off power of portions of unused logic
  - Eliminates both static and dynamic power
  - Dark Silicon!

- Hardware accelerate
  - Moving computationally intense portions of software into more efficient dedicated hard-
- Change state
  - Put unused cache and memory into a drowsy state where it retains contents but consumes less power by reduced voltages
- MTTF: Mean time to failure
  - MTTF is the length of time a device or other product is expected to last in operation
  - MTTF is one the many ways to evaluate the reliability of pieces of hardware or other technologies
  - If modules have independent, exponentially distributed lifetimes (age of module does not affect probability of failure), the overall failure rate is the sum of failure rates of the modules

#### Examples:

- MTTF is (perhaps) 100,000 hours for a fan
- MTTF is (perhaps) 1,000,000 hours for a hard disk:

Failure rate = 
$$\frac{1}{\text{MTTF}}$$
 (13)  
=  $\frac{1}{1,000,000}$   
MTTF =  $\frac{1}{\text{Failure rate}}$ 

$$MTTF = \frac{1}{\text{Failure rate}}$$

$$= 1,000,000 \text{ [hours]}$$
(14)

- If there are N hard disks, each with MTTF of M hours:

Failure rate = 
$$N \times \frac{1}{M}$$
 (15)

- Further, a system consisting with  $N_1$  hard disks ( $M_1$  hours MTTF per disk),  $N_2$  disk controller  $(M_2 \text{ hours MTTF per controller})$ , and  $N_3 \text{ power supply } (M_3 \text{ hours MTTF per supply})$ 

Failure rate = 
$$N_1 \times \frac{1}{M_1} + N_2 \times \frac{1}{M_2} + N_3 \times \frac{1}{M_3}$$
 (16)

- Assuming a system consisting of N disks (M hour MTTF per disk), and the system is considered to fail if X disks fail.

Failure rate = 
$$\frac{N \times \frac{1}{M}}{X}$$
 (17)

#### 3 Memory Hierarchy

- A key design decision is where blocks (or lines) can be placed in a cache
- Set Associative: the set is chosen by the address of the data:

(block address) MOD (Number of sets in cache)

• Caching data that is only read is easy; caching writes is more difficult

## 3.1 Cache miss rate: a measure of the benefits of different cache organizations

- compulsory initial misses due to a cold cache
- capacity misses due to lack of associativity (i.e., too rigid of a placement)
- conflict misses due to the small cache size
- coherency misses due to the cache coherence protocol used for sharing memory amongst processors

### 3.2 Average memory access time: better measure of cache organization

Average memory access time = Hit time + Miss rate  $\times$  Miss penalty

As block size increases, so does the miss penalty, thus miss rate does not tell the whole story

### 3.3 Mitigation of misses

- Compulsory misses can be decreased with larger block sizes
- Conflict misses can be decreased due to associativity
- Capacity misses can be decreased with larger caches

### 3.4 Reducing the miss penalty

- Miss rate is only part of the AMAT equation
- As the performance gap increased, miss penalties between the L1 cache and memory became prohibitive
- Multi-level caches solved that problem

#### 3.5 Multi-level caches

- Sandwich a larger L2 cache between the L1 and memory
- Allows L1 to be small to optimize hit time
- L2 is large enough to have a relatively low miss rate but not too large to keep access time down
- L2 access time is approximately L1 miss penalty

#### 3.6 Miss rate for L2

#### 3.6.1 Local miss rate

- The number of misses divided by the number of access to that particular cache
- Is often quite low for L2 cache because L1 handels most of the accesses and L2 is only accessed when L1 misses

#### 3.6.2 Global miss rate

- The number of misses divided by the total number of memory accesses generated by the processor
- For L1, global miss rate equals the local miss rate
- For L2, global miss rate equals the local miss rate of L1 times the local miss rate of L2

#### 3.7 Techniques that reduce Miss Rates

- 1. Larger Block Size to Reduce Miss Rate
  - Larger blocks take advantages of
    - The bandwidth provided by the next level in the hierarchy
    - Spatial locality
  - Larger blocks reduce compulsory misses
  - Block sized that are too large will start to suffer from conflict misses. Why?
    - Block size matters less for larger caches
    - 64 bytes seems to be the happy place
- 2. Larger Caches to Reduce Miss Rate
  - The obvious drawback is potentially longer hit time and higher cost and power. This technique has been especially popular in off-chip caches.
- 3. Higher Associativity to Reduce Miss Rate
- 4. Multilevel Caches to Reduce Miss Rate
  - Should I make cache faster to keep pace with speed of processors? Or make the cache larger to overcome the widening gap between the processor and main memory?
- 5. Giving priority to read misses over writes to reduce Miss penalty
- 6. Avoiding address translation during indexing of cache to reduce Hit Time.
  - Virtual Address is not built for all. Why?
    - Protection: page-level Protection
    - Cache is to be flushed
    - Duplicate addresses, called synonyms or aliases
    - I/O typically uses physical addresses

### 3.8 Write buffers to improve memory performance

For pipelining between L1 and L2 caches or between L2 and the memory

- Can exist anywhere in memory hierarchy
- Improves the performance by reducing the cache misses

#### 4 Mock Exam

- 4.1 A designed 5-stage pipelined processor and synthesized it for a 45nm process technology node with a target clock rate of 1GHz. During power analysis, the processor is at the target clock rate with a supply voltage of 1.0V. The processor draws 70mW of dynamic power and 10mW of static power.
  - The energy to complete the operations
  - Scale down the clock and calculate the energy for the operations

Assuming a cryptographic operation takes 0.5 seconds to complete on your processor what is the energy per cryptographic operation at the target clock rate?

$$\begin{aligned} \text{Power}_{\text{total}} &= \text{Power}_{\text{dynamic}} + \text{Power}_{\text{static}} \\ &= 70 \text{mW} + 10 \text{mW} \\ &= 80 \text{mW} \end{aligned}$$

Energy per operation = Power<sub>total</sub> × Time to complete operation  
= 
$$80 \text{mW} \times \text{XX}[s]$$
  
=  $\text{XX}[J/op]$ 

For certain applications your processor performs cryptographic operations 4x faster than necessary. If you were to slow the clock down to 200MHz without adjusting the voltage what would be the overall power draw? What would be the energy per cryptographic operation?

$$\begin{aligned} \text{Power}'_{\text{dynamic}} &= \text{Power}_{\text{dynamic}} \times \frac{\text{new clk rate}}{\text{original clk rate}} \\ &= 70 \text{mW} \times \frac{\text{XXX MHz}}{1 \text{GHz}} \\ &= \text{XX mW} \end{aligned}$$

$$\begin{aligned} \operatorname{Power'_{total}} &= \operatorname{Power'_{dynamic}} + \operatorname{Power_{static}} \\ &= \operatorname{XX} \, \operatorname{mW} + 10 \operatorname{mW} \\ &= \operatorname{XX} \, \operatorname{mW} \end{aligned}$$

Energy per operation' = Power'<sub>total</sub> × Time to complete operation × Speedup = 
$$80 \text{mW} \times \text{XX}[s] \times 4 \text{x}$$
 faster =  $\text{XX}[J/op]$ 

Assuming you could safely drop the voltage to 0.6V when operating at a 200MHz clock recalculate the power draw and energy per cryptographic operation. Assume the leakage current remains the same.

$$\begin{aligned} \text{Power'}_{\text{dynamic}} &= \text{Power}_{\text{dynamic}} \times \frac{\text{new clk rate}}{\text{original clk rate}} \times \left(\frac{\text{new voltage}}{\text{original voltage}}\right)^2 \\ &= 70 \text{mW} \times \frac{\text{XXX MHz}}{1 \text{GHz}} \times \left(\frac{\text{XX V}}{1.0 \text{V}}\right)^2 \\ &= \text{XX mW} \end{aligned}$$

$$\begin{aligned} \text{Power}'_{\text{static}} &= \text{Power}_{\text{static}} \times \frac{\text{new voltage}}{\text{original voltage}} \\ &= 10 \text{mW} \times \frac{\text{XX V}}{1.0 \text{V}} \\ &= \text{XX mW} \end{aligned}$$

$$\begin{aligned} \operatorname{Power'_{total}} &= \operatorname{Power'_{dynamic}} + \operatorname{Power'_{static}} \\ &= \operatorname{XX} \ \operatorname{mW} + \operatorname{XX} \ \operatorname{mW} \\ &= \operatorname{XX} \ \operatorname{mW} \end{aligned}$$

Energy per operation' = Power'<sub>total</sub> × Time to complete operation × Speedup  
= XX [mW] × XX[
$$s$$
] × 4x faster  
= XX[ $J/op$ ]

The above questions looked at how the power and energy can be changed by varying the clock rate and voltage of a processor. Modern processors change these parameters dynamically using DVFS. What are some other techniques for reducing energy? Briefly describe these techniques.

- Clock gating turns the clock off when logic is not being used, reducing dynamic energy.
- Power gating turns the power off to unused logic saving both dynamic and static energy.
- Hardware acceleration maps computationally intense routines into more efficient hardware.

The technology node that a particular processor is fabricated with can also affect the energy efficiency. Imagine that you resynthesized your processor at a 130nm process technology node with a 1.5V supply voltage. In order to maintain the same transistor count you set your target clock rate to 200MHz. Assuming the leakage current remains the same and that the capacitance of the design approximately scales linearly with the feature size calculate the dynamic and static power for your processor at the 130nm node. What is the energy per cryptographic operation at the 130nm node and how does this compare to that of the 45nm node?

$$\begin{aligned} \text{Power'}_{\text{dynamic}} &= \text{Power}_{\text{dynamic}} \times \frac{\text{new clk rate}}{\text{original clk rate}} \times \left(\frac{\text{new volt}}{\text{original volt}}\right)^2 \times \frac{\text{new fab}}{\text{original fab}} \\ &= 70 \text{mW} \times \frac{\text{XXX MHz}}{1 \text{GHz}} \times \left(\frac{\text{XX V}}{1.0 \text{V}}\right)^2 \times \frac{\text{XX nm}}{45 \text{ nm}} \\ &= \text{XX mW} \end{aligned}$$

$$\begin{aligned} \text{Power}'_{\text{static}} &= \text{Power}_{\text{static}} \times \frac{\text{new voltage}}{\text{original voltage}} \\ &= 10 \text{mW} \times \frac{\text{XX V}}{1.0 \text{V}} \\ &= \text{XX mW} \end{aligned}$$

$$\begin{aligned} \operatorname{Power'_{total}} &= \operatorname{Power'_{dynamic}} + \operatorname{Power'_{static}} \\ &= \operatorname{XX} \, \operatorname{mW} + \operatorname{XX} \, \operatorname{mW} \\ &= \operatorname{XX} \, \operatorname{mW} \end{aligned}$$

Energy per operation' = Power'<sub>total</sub> × Time to complete operation × Speedup = XX [mW] × XX[
$$s$$
] × 4x faster = XX[ $J/op$ ]

$$Comparison = \frac{Energy per operation'}{Energy per operation}$$

- 4.2 MTTF Assume a cluster has 500 computers, each of them with a MTTF of 25 days, and the failures follow an exponential distribution and are independent.
  - Calculate the MTTF in different situations (refer to HW1)

$$MTTF = \frac{25 \text{ days}}{500 \text{ computers}} \times \frac{1}{5} \times 500 = 5 \text{ days}$$

Under this failure model, MTTF is not dependent on the number of computers and therefore adding more computers would not have an effect on the MTTF of the cluster.

## 4.3 Cache misses

- Define and describe the types of cache misses we have discussed in class (three Cs). List other types of cache misses as you know.
- Global and local cache miss calculation.
- The techniques to improve cache performance. (refer to HW2 and Lecture 2)

## 4.4 Write buffers used in the memory hierarchy.

- How are write buffers used?
- Where are the write buffers used in the memory hierarchy?